

# Objectives: To list the three subsystem of a computer. To describe the role of the central processing unit (CPU) in a computer. To describe the fetch-decode-execute phases of a cycle in a typical computer. To describe the main memory and its addressing space. To distinguish between main memory and cache memory. To define the input/output subsystem.

# Objectives (continued): To understand the interconnection of subsystems and list different bus systems. To describe different methods of input/output addressing. To distinguish the two major trends in the design of computer architecture.

- To understand how computer throughput can be improved using pipelining.
- To understand how parallel processing can improve the throughput of computers.

# 5.1

INTRODUCTION
We can divide the parts that make up a computer into three broad categories or subsystem: the central processing unit (CPU), the main memory, and the input/output subsystem. The next three sections discuss these subsystems and how they are connected to make a standalone computer.

# Figure 5.1: Computer hardware (subsystems)



# 5.2 SHIFT

OPERATIONS
The central processing unit (CPU) performs operations on data. In most architectures it has three parts: an arithmetic logic unit (ALU), a control unit, and a set of registers, fast storage locations.

Figure 5.2: Central processing unit (CPU)



Central Processing Unit (CPU)

#### Registers

Registers are fast stand-alone storage locations that hold data temporarily. Multiple registers are needed to facilitate the operation of the CPU. Some of these registers are shown in Figure 5.2.

- Data registers
- Instruction register
- Program counter

#### The control unit

The third part of any CPU is the control unit. The control unit controls the operation of each subsystem. Controlling is achieved through signals sent from the control unit to other subsystems.

# 5.3 MAIN

MaiMaeRory is the second major subsystem in a computer. It consists of a collection of storage locations, each with a unique identifier, called an address. Data is transferred to and from memory in groups of bits called words. If the word is 8 bits, it is referred to as a byte.

Figure 5.3: Main memory



#### Address space

To access a word in memory requires an identifier. Although programmers use a name to identify a word (or a collection of words), at the hardware level each word is identified by an address. The total number of uniquely identifiable locations in memory is called the address space. For example, a memory with 64 kilobytes and a word size of 1 byte has an address space that ranges from 0 to 65,535.

Table 5.1: Memory units

| Unit     | Exact Number of Bytes              | Approximation          |
|----------|------------------------------------|------------------------|
| kilobyte | 2 <sup>10</sup> (1024) bytes       | 10³ bytes              |
| megabyte | 2 <sup>20</sup> (1048576) bytes    | 10 <sup>6</sup> bytes  |
| gigabyte | 2 <sup>30</sup> (1073741824) bytes | 10 <sup>9</sup> bytes  |
| terabyte | 2 <sup>40</sup> bytes              | 10 <sup>12</sup> bytes |

i

Memory addresses are defined using unsigned binary integers.

#### Example 5.1

A computer has 32 MB (megabytes) of memory. How many bits are needed to address any single byte in memory?

#### Solution

The memory address space is 32 MB, or  $2^{25}$  ( $2^5 \times 2^{20}$ ). This means that we need  $\log_2 2^{25}$ , or 25 bits, to address each byte.

#### Example 5.2

A computer has 128 MB of memory. Each word in this computer is eight bytes. How many bits are needed to address any single word in memory?

#### Solution

The memory address space is 128 MB, which means  $2^{27}$ . However, each word is eight  $(2^3)$  bytes, which means that we have  $2^{24}$  words. This means that we need  $\log_2 2^{24}$ , or 24 bits, to address each word.

#### Memory types

Two main types of memory exist: RAM and ROM.

Random access memory (RAM)

- Static RAM (SRAM)
- Dynamic RAM (DRAM)

## Read-only memory (ROM)

- Programmable read-only memory (PROM).
- Erasable programmable read-only memory (EPROM).
- Electrically erasable programmable read-only memory (EEPROM).

#### Memory hierarchy

Computer users need a lot of memory, especially memory that is very fast and inexpensive. This demand is not always possible to satisfy—very fast memory is usually not cheap. A compromise needs to be made. The solution is hierarchical levels of memory.

More costly

Registers

Cache memory

Less costly

Slowest



#### Cache memory

Cache memory is faster than main memory, but slower than the CPU and its registers. Cache memory, which is normally small in size, is placed between the CPU and main memory (Figure 5.5).





# 5.4 INPUT/OUTPUT

SUBSYSTEM
The third major subsystem in a computer is the collection of devices referred to as the input/output (I/O) subsystem. This subsystem allows a computer to communicate with the outside world, and to store programs and data even when the power is off. Input/output devices can be divided into two broad categories: non-storage and storage devices.

#### Nonstorage devices

Nonstorage devices allow the CPU/memory to communicate with the outside world, but they cannot store information.

- Keyboard and monitor
- Printer

#### Storage devices

Storage devices, although classified as I/O devices, can store large amounts of information to be retrieved at a later time. They are cheaper than main memory, and their contents are nonvolatile—that is, not erased when the power is turned off. They are sometimes referred to as auxiliary storage devices. We can categorize them as either magnetic or optical.

# Figure 5.6: A magnetic disk



a. Disk drive



# Figure 5.7: Magnetic tape



### a. Tape drive





Figure 5.8: Creation and use of CD-ROMs



# Table 5.2: CD-ROM speeds

| Speed       | Data rate                  | Approximation |
|-------------|----------------------------|---------------|
| 1 <i>x</i>  | 153 600 bytes per second   | 150 KB/s      |
| 2 <i>x</i>  | 307 200 bytes per second   | 300 KB/s      |
| 4 <i>x</i>  | 614400 bytes per second    | 600 KB/s      |
| 6 <i>x</i>  | 921 600 bytes per second   | 900 KB/s      |
| 8 <i>x</i>  | 1228 800 bytes per second  | 1.2 MB/s      |
| 12 <i>x</i> | 1843 200 bytes per second  | 1.8 MB/s      |
| 16 <i>x</i> | 2457600 bytes per second   | 2.4 MB/s      |
| 24x         | 3 688 400 bytes per second | 3.6 MB/s      |
| 32 <i>x</i> | 4915 200 bytes per second  | 4.8 MB/s      |
| 40 <i>x</i> | 6 144 000 bytes per second | 6 MB/s        |

# Figure 5.9: CD-ROM format



Sector (98 frames)

Figure 5.10: Making a CD-R



Figure 5.11: Making a CD-RW



Table 5.3: DVD capacities

| Feature                    | Capacity |
|----------------------------|----------|
| Single-sided, single-layer | 4.7 GB   |
| Single-sided, dual-layer   | 8.5 GB   |
| Double-sided, single-layer | 9.4 GB   |
| Double-sided, dual-layer   | 17 GB    |

# 5.5 SUBSYSTEM INTERCONNECTION

The previous sections outlined the characteristics of the three subsystems (CPU, main memory, and I/O) in a stand-alone computer. We now explore how these three subsystems are interconnected. The interconnection plays an important role because information needs to be exchanged between the three subsystems.



#### Connecting CPU and memory

The CPU and memory are normally connected by three groups of connections, each called a bus: data bus, address bus and control bus (Figure 5.12).



#### Connecting I/O devices

I/O devices cannot be connected directly to the buses that connect the CPU and memory, because the nature of I/O devices is different from the nature of CPU and memory. I/O devices are electromechanical, magnetic, or optical devices, whereas the CPU and memory are electronic devices. I/O devices also operate at a much slower speed than the CPU/memory. There is a need for some sort of intermediary to handle this difference. Input/output devices are therefore attached to the buses through input/output controllers or interfaces. There is one specific controller for each input/output device (Figure 5.13).

Figure 5.13: Connecting I/O devices to the buses



Figure 5.14: SCSI controller



Figure 5.15: FireWire controller



# Figure 5.16: USB controller





### Addressing input/output devices

The CPU usually uses the same bus to read data from or write data to main memory and I/O device. The only difference is the instruction. If the instruction refers to a word in main memory, data transfer is between main memory and the CPU. If the instruction identifies an I/O device, data transfer is between the I/O device and the CPU. There are two methods for handling the addressing of I/O devices: isolated I/O and memory-mapped I/O.

Figure 5.17: Isolated I/O addressing



Figure 5.18: Memory-mapped I/O addressing



# 5.6 PROGRAM

EXECUTION Today, general-purpose computers use a set of instructions called a program to process data. A computer executes the program to create output data from input data. Both the program and the data are stored in memory.

i

At the end of this chapter we give some examples of how a hypothetical simple computer executes a program.

### Machine cycle

The CPU uses repeating machine cycles to execute instructions in the program, one by one, from beginning to end. A simplified cycle can consist of three phases: fetch, decode and execute (Figure 5.19).

Figure 5.19: The steps of a cycle





### Input/output operation

Commands are required to transfer data from I/O devices to the CPU and memory. Because I/O devices operate at much slower speeds than the CPU, the operation of the CPU must be somehow synchronized with the I/O devices. Three methods have been devised for this synchronization: programmed I/O, interrupt driven I/O, and direct memory access (DMA).

- Programmed I/O
- Interrupt driven I/O
- Direct memory access (DMA)

Figure 5.20: Programmed I/O





Figure 5.21: Interrupt-driven I/O



Figure 5.22: DMA connection to the general bus





Figure 5.23: DMA input/output



# 5.7 DIFFERENT

ARCHITECTURES
The architecture and organization of computers has gone through many changes in recent decades. In this section we discuss some common architectures and organization that differ from the simple computer architecture we discussed earlier.

#### CISC

CISC (pronounced sisk) stands for complex instruction set computer (CISC). The strategy behind CISC architectures is to have a large set of instructions, including complex ones. Programming CISC-based computers is easier than in other designs because there is a single instruction for both simple and complex tasks. Programmers, therefore, do not have to write a set of instructions to do a complex task.

#### RISC

RISC (pronounced risk) stands for reduced instruction set computer. The strategy behind RISC architecture is to have a small set of instructions that do a minimum number of simple operations. Complex instructions are simulated using a subset of simple instructions. Programming in RISC is more difficult and time-consuming than in the other design, because most of the complex instructions are simulated using simple instructions.

### **Pipelining**

We have learned that a computer uses three phases, fetch, decode and execute, for each instruction. In early computers, these three phases needed to be done in series for each instruction. In other words, instruction n needs to finish all of these phases before the instruction n + 1 can start its own phases. Modern computers use a technique called pipelining to improve the throughput (the total number of instructions performed in each period of time). The idea is that if the control unit can do two or three of these phases simultaneously, the next instruction can start before the previous one is finished.

### Figure 5.24: Pipelining



### Parallel processing

Traditionally a computer had a single control unit, a single arithmetic logic unit and a single memory unit. With the evolution in technology and the drop in the cost of computer hardware, today we can have a single computer with multiple control units, multiple arithmetic logic units and multiple memory units. This idea is referred to as parallel processing. Like pipelining, parallel processing can improve throughput.

Figure 5.25: A taxonomy of computer organization





# Figure 5.26: SISD organization



### a. Concept

CU: Control unit MU: Memory unit PU: Processing unit



**b.** Configuration

### Figure 5.27: SIMD organization



a. Concept

ALU: Arithmetic Logic Unit CU: Control Unit

MU: Memory Unit



b. Implementation

Figure 5.28: MISD organization



# Figure 5.29: MIMD organization



a. Concept



**b.** Implementation

# 5.8 A Simple Computer

To explain the architecture of computers as well as their instruction processing, we introduce a simple (unrealistic) computer. Our simple computer has three components: CPU, memory, and an input/output subsystem.

Figure 5.30: The components of a simple computer



Input/output devices

#### Instruction set

Our simple computer is capable of having a set of sixteen instructions, although we are using only fourteen of these instructions. Each computer instruction consists of two parts: the operation code (opcode) and the operand (s). The opcode specifies the type of operation to be performed on the operand (s). Each instruction consists of sixteen bits divided into four 4-bit fields. The leftmost field contains the opcode and the other three fields contains the operand or address of operand (s), as shown in Figure 5.31.

Figure 5.31: Format and different instruction types



a. Instruction format

| Opcode | R-address | R-address | R-address | Opcode | Memory    | Memory address R-a |         |
|--------|-----------|-----------|-----------|--------|-----------|--------------------|---------|
|        |           |           |           |        |           |                    |         |
| Opcode | R-address | R-address |           | Opcode | R-address | Memory             | address |
|        |           |           | _         |        |           |                    |         |
| Opcode | R-address |           |           | Opcode | R-address | n                  | 0 or 1  |
|        |           | _         |           |        |           |                    |         |
|        |           | Opcode    |           |        |           |                    |         |

**b.** Instruction types

#### Processing the instructions

Our simple computer, like most computers, uses machine cycles. A cycle is made of three phases: fetch, decode and execute. During the fetch phase, the instruction whose address is determined by the PC is obtained from the memory and loaded into the IR. The PC is then incremented to point to the next instruction. During the decode phase, the instruction in IR is decoded and the required operands are fetched from the register or from memory. During the execute phase, the instruction is executed and the results are placed in the appropriate memory location or the register. Once the third phase is completed, the control unit starts the cycle again, but now the PC is pointing to the next instruction. The process continues until the CPU reaches a HALT instruction.

Table 5.4: List of instructions for the simple computer

| Instruction | Code | Operands       |                 | ds              | Action                                             |
|-------------|------|----------------|-----------------|-----------------|----------------------------------------------------|
|             | d,   | d <sub>2</sub> | d <sub>3</sub>  | d₄              |                                                    |
| HALT        | 0    |                |                 |                 | Stops the execution of the program                 |
| LOAD        | 1    | R <sub>D</sub> | ı               | M <sub>s</sub>  | $R_D \leftarrow M_S$                               |
| STORE       | 2    | N              | 1 <sub>D</sub>  | R <sub>s</sub>  | $M_D \leftarrow R_S$                               |
| ADDI        | 3    | R <sub>D</sub> | R <sub>S1</sub> | R <sub>s2</sub> | $R_{D} \leftarrow R_{S1} + R_{S2}$                 |
| ADDF        | 4    | R <sub>D</sub> | R <sub>S1</sub> | R <sub>s2</sub> | $R_D \leftarrow R_{S1} + R_{S2}$                   |
| MOVE        | 5    | R <sub>D</sub> | R <sub>s</sub>  |                 | $R_{D} \leftarrow R_{S}$                           |
| NOT         | 6    | R <sub>D</sub> | R <sub>s</sub>  |                 | $R_D \leftarrow R_S$                               |
| AND         | 7    | R <sub>D</sub> | R <sub>S1</sub> | R <sub>s2</sub> | $R_D \leftarrow R_{S1} \text{ AND } R_{S2}$        |
| OR          | 8    | R <sub>D</sub> | R <sub>S1</sub> | R <sub>S2</sub> | $R_D \leftarrow R_{S1} \text{ OR } R_{S2}$         |
| XOR         | 9    | R <sub>D</sub> | R <sub>S1</sub> | R <sub>s2</sub> | $R_D \leftarrow R_{S1} \text{ XOR } R_{S2}$        |
| INC         | A    | R              |                 |                 | R ← R + 1                                          |
| DEC         | В    | R              |                 |                 | R ← R − 1                                          |
| ROTATE      | С    | R              | n               | 0 or 1          | Rot <sub>n</sub> R                                 |
| JUMP        | D    | R              | n               |                 | IF $R_0 \neq R$ then PC = $n$ , otherwise continue |

Key: R<sub>s</sub>, R<sub>s1</sub>, R<sub>s2</sub>: Hexadecimal address of source registers R<sub>D</sub>: Hexadecimal address of destination register M<sub>s</sub>: Hexadecimal address of source memory location M<sub>D</sub>: Hexadecimal address of destination memory location n: hexadecimal number d<sub>1</sub>, d<sub>2</sub>, d<sub>3</sub>, d<sub>4</sub>: First, second, third, and fourth hexadecimal digits



### An example

Let us show how our simple computer can add two integers A and B and create the result as C. We assume that integers are in two's complement format. Mathematically, we show this operation as:

$$C = A + B$$

We assume that the first two integers are stored in memory locations (40)16 and (41)16 and the result should be stored in

memory location (42)16. Therefore, a simple program to do the simple addition needs five instructions, as shown below:

- 1. Load the contents of  $M_{40}$  into register  $R_0$  ( $R_0 \leftarrow M_{40}$ ).
- 2. Load the contents of  $M_{41}$  into register  $R_1$  ( $R_1 \leftarrow M_{41}$ ).
- 3. Add the contents of  $R_0$  and  $R_1$  and place the result in  $R_2$  ( $R_2 \leftarrow R_0 + R_1$ ).
- 4. Store the contents  $R_2$  in  $M_{42}$  ( $M_{42} \leftarrow R2$ ).
- 5. Halt.

In the language of our simple computer, these five instructions are encoded as:

| Code                          | Interpretation |                     |                     |                   |  |
|-------------------------------|----------------|---------------------|---------------------|-------------------|--|
| ( <b>1</b> 040) <sub>16</sub> | 1: LOAD        | 0: R <sub>0</sub>   | 40: M <sub>40</sub> |                   |  |
| ( <b>1</b> 141) <sub>16</sub> | 1: LOAD        | 1: R <sub>1</sub>   | 41: M <sub>41</sub> |                   |  |
| ( <b>3</b> 201) <sub>16</sub> | 3: ADDI        | 2: R <sub>2</sub>   | 0: R <sub>0</sub>   | 1: R <sub>1</sub> |  |
| ( <b>2</b> 422) <sub>16</sub> | 2: STORE       | 42: M <sub>42</sub> |                     | 2: R <sub>2</sub> |  |
| ( <b>0</b> 000) <sub>16</sub> | 0: HALT        |                     |                     |                   |  |

### Storing program and data

We can store the five-line program in memory starting from location (00)16 to (04)16. We already know that the data needs to be stored in memory locations (40)16, (41)16, and (42)16.

### Cycles

Our computer uses one cycle per instruction. If we have a small program with five instructions, we need five cycles. We also know that each cycle is normally made up of three steps: fetch, decode, execute. Assume for the moment that we need to add 161 + 254 = 415. The numbers are shown in memory in hexadecimal is, (00A1)16, (00FE)16, and (019F)16.

| 6. We<br>2)16.   |  |  |  |
|------------------|--|--|--|
|                  |  |  |  |
| ctions,          |  |  |  |
| fetch,<br>umbers |  |  |  |
|                  |  |  |  |
|                  |  |  |  |
|                  |  |  |  |
|                  |  |  |  |
|                  |  |  |  |
|                  |  |  |  |
|                  |  |  |  |
|                  |  |  |  |
|                  |  |  |  |

Figure 5.32: Status of cycle 1





Figure 5.33: Status of cycle 2



Figure 5.34: Status of cycle 3



Figure 5.35: Status of cycle 4





Figure 5.36: Status of cycle 5



### Another example

In the previous example we assumed that the two integers to be added were already in memory. We also assume that the result of addition will be held in memory. You may ask how we can store the two integers we want to add in memory, or how we use the result when it is stored in the memory. In a real situation, we enter the first two integers into memory using an input device such as keyboard, and we display the third integer through an output device such as a monitor. Getting data via an input device is normally called a read operation, while sending data to an output device is normally called a write operation. To make our previous program more practical, we need modify it as follows:

```
1. Read an integer into M_{40}.

2. R_0 \leftarrow M_{40}.

3. Read an integer into M_{41}.

4. R_1 \leftarrow M_{41}.

5. R_2 \leftarrow R_0 + R_1.

6. M_{42} \leftarrow R_2.

7. Write the integer from M_{42}.

8. Halt.
```

In our computer we can simulate read and write operations using the LOAD and STORE instruction. Furthermore, LOAD and STORE read data input to the CPU and write data from the CPU. We need two instructions to read data into memory or write data out of memory. The read operation is:

 $R \leftarrow M_{EF}$  Because the keyboard is assumed to be memory location (EF)<sub>16</sub>  $M \leftarrow R$ 

### The write operation is:

 $R \leftarrow M$   $M_{FF} \leftarrow R$  Because the monitor is assumed to be memory location (EF)<sub>16</sub>



The input operation must always read data from an input device into memory: the output operation must always write data from memory to an output device.

# The program is coded as:

| 1 | ( <b>1</b> FFE) <sub>16</sub> | 5 | ( <b>1</b> 040) <sub>16</sub> | 9  | ( <b>1</b> F42) <sub>16</sub> |
|---|-------------------------------|---|-------------------------------|----|-------------------------------|
| 2 | (240F) <sub>16</sub>          | 6 | ( <b>1</b> 141) <sub>16</sub> | 10 | (2FFF) <sub>16</sub>          |
| 3 | (1FFE) <sub>16</sub>          | 7 | ( <b>3</b> 201) <sub>16</sub> | 11 | ( <b>0</b> 000) <sub>16</sub> |
| 4 | (241F) <sub>16</sub>          | 8 | ( <b>2</b> 422) <sub>16</sub> |    |                               |

Operations 1 to 4 are for input and operations 9 and 10 are for output. When we run this program, it waits for the user to input two integers on the keyboard and press the enter key. The program then calculates the sum and displays the result on the monitor.